# EE 705: VLSI DESIGN LAB 2025 PROJECT- ALU & Decode

#### TAs: Lakshmi + Omkar

## Note:

- 1. Submission is **only** through Moodle in the form of a PDF file upload.
- 2. Keep the port names and module names as mentioned in the question (including the case—whatever is capital must be capital & whatever is small must be small).
- 3. Code must be in Verilog

#### PART 1. ALU

- 1) Design the ALU module (module name: riscv\_alu) for a RISCV processor, that comprises of the following ports:
  - a. Input Ports:
    - i. alu\_op\_i[3:0]:Specify which operation ALU will perform.
    - ii. alu\_a\_i[31:0]:First 32 bit Operand
    - iii. alu\_b\_i[31:0]: First 32 bit Operand.
  - b. Output Ports:
    - i. alu\_p\_o[31:0]: Result of ALU operation.
- 2) Functional Description of the riscv\_ALU module:
  - a. The ALU will perform several operations, including arithmetic operations, logical operations, and bitwise shifts. The ALU will be integrated into a RISC-V core, and its operations will be controlled by a 4-bit ALU opcode input.
    - i. No operation (NOP).
    - ii. Logical shift left. (Designed during Assignment -- remake for 32bit)
    - iii. Logical shift right. (Designed during Assignment -- remake for 32bit)
    - iv. Arithmetic shift right. (Need to be designed for 32 bit (don't use inbuild function)
    - v. Addition of two operands. (Using BrentKung—designed during Assignment)
    - vi. Subtraction of two operands. (Using BrentKung—designed during Assignment)
    - vii. Bitwise AND operation.
    - viii. Bitwise OR operation.
    - ix. Multiply (16 bit \* 16 bit = 32 bit). (Designed during Assignment)
    - x. Comparison to check if the first operand is less than the second (unsigned comparison).
    - xi. Comparison to check if the first operand is less than the second (signed comparison).
- 3) Make a test bench to test the complete module, showing all the input and output signals properly
- 4) The hardware needs to be tested on FPGA using ILA and VIO
- 5) Ensure that your complete module is compliant with RISCV ISA (RV32I)
- 6) Draw a block diagram showing the other modules which are dependent on this module + modules that ALU depends on. The diagram should clearly represent how the integration of the ALU module will happen with the other modules.

ADDITIONAL Materials and hints: None

## PART 2: DECODE

1) Design the Decoder module (module name: **riscv\_decode**) for a RISCV processor, that comprises of the following ports:

## a. Input Ports:

- i. Clk i,rst i,
- ii. Instruction Fetch Signals:
  - 1. fetch\_valid\_i: Indicates if the fetched instruction is valid.
  - 2. fetch instr i [31:0]: The 32-bit instruction to be decoded.
  - 3. fetch pc i [31:0]: The program counter (PC) value of the fetched instruction.

## iii. Branch Signals:

- 1. branch\_request\_i: Signals a branch request.
- 2. branch pc i [31:0]: The target PC for a branch.
- 3. branch\_csr\_request\_i: Indicates if the branch is due to a CSR (Control and Status Register) operation.
- 4. branch csr pc i [31:0]: The PC for a CSR-based branch.

## iv. Writeback Signals:

- 1. writeback\_exec\_idx\_i [4:0]: Destination register index for execution unit writeback.
- 2. writeback\_exec\_squash\_i: Indicates whether the execution writeback should be squashed.
- 3. writeback exec value i [31:0]: Value to be written back from execution stage.
- 4. writeback\_mem\_idx\_i [4:0]: Destination register index for memory stage writeback.
- 5. writeback\_mem\_squash\_i: Indicates whether the memory writeback should be squashed.
- 6. writeback mem value i [31:0]: Value to be written back from memory stage.
- 7. writeback csr idx i [4:0]: Destination register index for CSR writeback.
- 8. writeback\_csr\_squash\_i: Indicates whether the CSR writeback should be

squashed.

- 9. writeback csr value i [31:0]: Value to be written back from CSR operations.
- 10. writeback\_muldiv\_idx\_i [4:0]: Destination register index for multiplication/division unit writeback.
- 11. writeback\_muldiv\_squash\_i: Indicates whether the multiplication/division writeback should be squashed.
- 12. writeback\_muldiv\_value\_i [31:0]: Value to be written back from the multiplication/division unit.

## v. Stall Signals:

- 1. exec stall i: Execution unit stall signal.
- 2. Isu stall i: Load/store unit stall signal.
- 3. csr stall i: CSR unit stall signal.

### b. Output Ports:

- i. Fetch Control Outputs:
  - 1. fetch branch  $o \rightarrow Signals$  whether a branch should be taken.
  - 2. fetch branch pc  $o \rightarrow$  Specifies the target PC for a branch.
  - 3. fetch\_accept\_o  $\rightarrow$  Indicates if the decoder is ready to accept a new instruction.
  - 4. fetch\_invalidate\_o → Invalidates the current fetched instruction (e.g., on branch misprediction).

## ii. Opcode Validation Outputs:

- exec\_opcode\_valid\_o → Indicates that the decoded instruction is valid for ALU execution.
- 2. Is opcode valid  $o \rightarrow$  Indicates that the instruction is a Load/Store operation.
- 3. csr opcode valid  $o \rightarrow$  Indicates that the instruction involves a CSR operation.
- muldiv\_opcode\_valid\_o → Indicates that the instruction is a multiplication/division operation.

## iii. Decoded Instruction Outputs:

- 1. opcode instr o  $[57:0] \rightarrow$  Encoded representation of the decoded instruction.
- 2. opcode\_opcode\_o [31:0] → Stores the original 32-bit fetched instruction.
- 3. opcode pc o [31:0]  $\rightarrow$  Stores the program counter (PC) of the decoded

instruction.

- iv. Register Operand Outputs:
  - 1. opcode\_rd\_idx\_o [4:0]  $\rightarrow$  Index of the destination register (rd).
  - 2. opcode ra idx o [4:0]  $\rightarrow$  Index of the first source register (rs1).
  - 3. opcode rb idx o [4:0]  $\rightarrow$  Index of the second source register (rs2).
  - 4. opcode\_ra\_operand\_o [31:0] → Value of the first source register (rs1).
  - 5. opcode rb operand o [31:0]  $\rightarrow$  Value of the second source register (rs2).
- 2) Functional Description of the riscy decode module:
  - a. Instruction Decoding: Extracts opcode, source/destination registers, and immediate values from the fetched instruction. Manage register file access with multiple simultaneous read/write ports.
  - b. Control Signal Generation: Produces control signals for ALU operations, memory accesses, branching, and CSR interactions.
  - c. Branch Handling: Manages program flow changes based on branch instructions.
  - d. Writeback Management: Handles the result writeback from different execution units.
  - e. Stall Handling: Ensures proper operation by pausing execution when required due to dependencies or memory accesses.

i.

- 3) Make a test bench to test the complete module, showing all the input and output signals properly
- 4) The hardware needs to be tested on FPGA using ILA and VIO
- 5) Ensure that your complete module is compliant with RISCV ISA (RV32I)
- 6) Draw a block diagram showing the other modules which are dependent on this module + modules that decode depends on. The diagram should clearly represent how the integration of the decode module will happen with the other modules.

ADDITIONAL Materials and hints: None